/* * Copyright © 2021 Ilia Mirkin * * Permission is hereby granted, free of charge, to any person obtaining a * copy of this software and associated documentation files (the "Software"), * to deal in the Software without restriction, including without limitation * the rights to use, copy, modify, merge, publish, distribute, sublicense, * and/or sell copies of the Software, and to permit persons to whom the * Software is furnished to do so, subject to the following conditions: * * The above copyright notice and this permission notice (including the next * paragraph) shall be included in all copies or substantial portions of the * Software. * * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER * DEALINGS IN THE SOFTWARE. */ #include #include #include #include #include #include #include "drm-shim/drm_shim.h" #include "util//u_math.h" bool drm_shim_driver_prefers_first_render_node = true; struct nouveau_device { uint64_t next_offset; }; static struct nouveau_device nouveau = { .next_offset = 0x1000, }; struct nouveau_shim_bo { struct shim_bo base; uint64_t offset; }; static struct nouveau_shim_bo * nouveau_shim_bo(struct shim_bo *bo) { return (struct nouveau_shim_bo *)bo; } struct nouveau_device_info { uint32_t chip_id; }; static struct nouveau_device_info device_info; static int nouveau_ioctl_noop(int fd, unsigned long request, void *arg) { return 0; } static int nouveau_ioctl_gem_new(int fd, unsigned long request, void *arg) { struct shim_fd *shim_fd = drm_shim_fd_lookup(fd); struct drm_nouveau_gem_new *create = arg; struct nouveau_shim_bo *bo = calloc(1, sizeof(*bo)); drm_shim_bo_init(&bo->base, create->info.size); assert(ULONG_MAX - nouveau.next_offset > create->info.size); create->info.handle = drm_shim_bo_get_handle(shim_fd, &bo->base); create->info.map_handle = drm_shim_bo_get_mmap_offset(shim_fd, &bo->base); if (create->align != 0) nouveau.next_offset = align64(nouveau.next_offset, create->align); create->info.offset = nouveau.next_offset; nouveau.next_offset += create->info.size; bo->offset = create->info.offset; drm_shim_bo_put(&bo->base); return 0; } static int nouveau_ioctl_gem_info(int fd, unsigned long request, void *arg) { struct shim_fd *shim_fd = drm_shim_fd_lookup(fd); struct drm_nouveau_gem_info *info = arg; struct nouveau_shim_bo *bo = nouveau_shim_bo(drm_shim_bo_lookup(shim_fd, info->handle)); info->map_handle = drm_shim_bo_get_mmap_offset(shim_fd, &bo->base); info->offset = bo->offset; info->size = bo->base.size; drm_shim_bo_put(&bo->base); return 0; } static int nouveau_ioctl_gem_pushbuf(int fd, unsigned long request, void *arg) { struct drm_nouveau_gem_pushbuf *submit = arg; submit->vram_available = 3ULL << 30; submit->gart_available = 1ULL << 40; return 0; } static int nouveau_ioctl_channel_alloc(int fd, unsigned long request, void *arg) { struct shim_fd *shim_fd = drm_shim_fd_lookup(fd); struct drm_nouveau_channel_alloc *alloc = arg; if (device_info.chip_id == 0x50 || device_info.chip_id >= 0x80) alloc->pushbuf_domains = NOUVEAU_GEM_DOMAIN_VRAM | NOUVEAU_GEM_DOMAIN_GART; else alloc->pushbuf_domains = NOUVEAU_GEM_DOMAIN_GART; /* NOTE: this will get leaked since we don't handle the channel * free. However only one channel is created per screen, so impact should * be limited. */ struct nouveau_shim_bo *notify = calloc(1, sizeof(*notify)); drm_shim_bo_init(¬ify->base, 0x1000); notify->offset = nouveau.next_offset; nouveau.next_offset += 0x1000; alloc->notifier_handle = drm_shim_bo_get_handle(shim_fd, ¬ify->base); drm_shim_bo_put(¬ify->base); return 0; } static int nouveau_ioctl_get_param(int fd, unsigned long request, void *arg) { struct drm_nouveau_getparam *gp = arg; switch (gp->param) { case NOUVEAU_GETPARAM_CHIPSET_ID: gp->value = device_info.chip_id; return 0; case NOUVEAU_GETPARAM_PCI_VENDOR: gp->value = 0x10de; return 0; case NOUVEAU_GETPARAM_PCI_DEVICE: gp->value = 0x1004; return 0; case NOUVEAU_GETPARAM_BUS_TYPE: gp->value = 2 /* NV_PCIE */; return 0; case NOUVEAU_GETPARAM_FB_SIZE: gp->value = 3ULL << 30; return 0; case NOUVEAU_GETPARAM_AGP_SIZE: gp->value = 1ULL << 40; return 0; case NOUVEAU_GETPARAM_PTIMER_TIME: gp->value = 0; return 0; case NOUVEAU_GETPARAM_HAS_BO_USAGE: gp->value = 1; return 0; case NOUVEAU_GETPARAM_GRAPH_UNITS: gp->value = 0x01000001; return 0; default: fprintf(stderr, "Unknown DRM_IOCTL_NOUVEAU_GETPARAM %llu\n", (long long unsigned)gp->param); return -1; } } static ioctl_fn_t driver_ioctls[] = { [DRM_NOUVEAU_GETPARAM] = nouveau_ioctl_get_param, [DRM_NOUVEAU_CHANNEL_ALLOC] = nouveau_ioctl_channel_alloc, [DRM_NOUVEAU_CHANNEL_FREE] = nouveau_ioctl_noop, [DRM_NOUVEAU_GROBJ_ALLOC] = nouveau_ioctl_noop, [DRM_NOUVEAU_NOTIFIEROBJ_ALLOC] = nouveau_ioctl_noop, [DRM_NOUVEAU_GPUOBJ_FREE] = nouveau_ioctl_noop, [DRM_NOUVEAU_GEM_NEW] = nouveau_ioctl_gem_new, [DRM_NOUVEAU_GEM_PUSHBUF] = nouveau_ioctl_gem_pushbuf, [DRM_NOUVEAU_GEM_CPU_PREP] = nouveau_ioctl_noop, [DRM_NOUVEAU_GEM_INFO] = nouveau_ioctl_gem_info, }; static void nouveau_driver_get_device_info(void) { const char *env = getenv("NOUVEAU_CHIPSET"); if (!env) { device_info.chip_id = 0xf0; return; } device_info.chip_id = strtol(env, NULL, 16); } void drm_shim_driver_init(void) { shim_device.bus_type = DRM_BUS_PCI; shim_device.driver_name = "nouveau"; shim_device.driver_ioctls = driver_ioctls; shim_device.driver_ioctl_count = ARRAY_SIZE(driver_ioctls); shim_device.version_major = 1; shim_device.version_minor = 0; shim_device.version_patchlevel = 1; nouveau_driver_get_device_info(); /* nothing looks at the pci id, so fix it to a GTX 780 */ static const char uevent_content[] = "DRIVER=nouveau\n" "PCI_CLASS=30000\n" "PCI_ID=10de:1004\n" "PCI_SUBSYS_ID=1028:075B\n" "PCI_SLOT_NAME=0000:01:00.0\n" "MODALIAS=pci:v000010ded00005916sv00001028sd0000075Bbc03sc00i00\n"; drm_shim_override_file(uevent_content, "/sys/dev/char/%d:%d/device/uevent", DRM_MAJOR, render_node_minor); drm_shim_override_file("0x0\n", "/sys/dev/char/%d:%d/device/revision", DRM_MAJOR, render_node_minor); drm_shim_override_file("0x10de", "/sys/dev/char/%d:%d/device/vendor", DRM_MAJOR, render_node_minor); drm_shim_override_file("0x10de", "/sys/devices/pci0000:00/0000:01:00.0/vendor"); drm_shim_override_file("0x1004", "/sys/dev/char/%d:%d/device/device", DRM_MAJOR, render_node_minor); drm_shim_override_file("0x1004", "/sys/devices/pci0000:00/0000:01:00.0/device"); drm_shim_override_file("0x1234", "/sys/dev/char/%d:%d/device/subsystem_vendor", DRM_MAJOR, render_node_minor); drm_shim_override_file("0x1234", "/sys/devices/pci0000:00/0000:01:00.0/subsystem_vendor"); drm_shim_override_file("0x1234", "/sys/dev/char/%d:%d/device/subsystem_device", DRM_MAJOR, render_node_minor); drm_shim_override_file("0x1234", "/sys/devices/pci0000:00/0000:01:00.0/subsystem_device"); }